

# 38th IEEE International System-on-Chip Conference



# **Final Call for Papers**



# **Organizing Committee**

#### **Honorary General Chair:**

Eesa Al Bastaki, University of Dubai, UAE **General Chairs:** 

Magdy Bayoumi, UL Lafayette, USA Hussain Al Ahmad, Univ. of Dubai, UAE Fatma Taher, Zayed University Dubai, UAE **Technical Program Chairs:** 

Kassem Khalil, Univ. of Mississippi, USA Husameldin Mukhtar, Univ. of Dubai, UAE Li Zhang, TU Darmstadt, Germany Industrial Chairs:

Jürgen Becker, KIT, Germany Hazem Eltahawy, VP of Siemens, NA Klaus Knobloch, Infineon, Germany **Special Session Chairs:** 

Norbert Schuhmann, FhG IIS, Germany Yehea Ismail, American Univ. Cairo, Egypt **Tutorial Chair:** 

Ahmed Madian, Nile University, Egypt **Publication Chair:** 

Klaus Hofmann, TU Darmstadt, Germany Danella Zhao, UA Tucson, USA

#### **Student Paper Contest:**

Nelly Elsayed, Univ. of Cincinnati, USA Zag Elsayed, Univ. of Cincinnati, USA Hisham Daoud, Augusta University, USA

#### **Government Liaison:**

Wathiq Mansoor, Univ. of Dubai, UAE Finance and Publicity Chairs:

Thomas Büchner, IBM, Germany Ramalingam Sridhar, SUNY Buffalo, USA

#### **Management and Operation:**

Hussam Al Hamadi, Univ. of Dubai, UAE Muna Darweesh, Univ. of Dubai, UAE Yasmin Halawani, Univ. of Dubai, UAE Sabina Abdul Hadi, Univ. of Dubai, UAE Amjad Gawanmeh, Univ. of Dubai, UAE

### **International Liaison:**

Mohamad Sawan, Westlake Univ., China Yoko Uwate, Tokushima University, Japan Patricia Desgreys, Polytechnic Paris, France Ricardo Reis, UFRGS, Brazil Andy Wu, National Taiwan Univ., Taiwan Thanos Stouraitis, Khalifa University, UAE Khaled Salama, KAUST, KSA Martin Margala, UL Lafayette, USA Lan-Da Van, NCTU, Taiwan Ahmed Abdelgawad, CMU, USA

Amlan Chakrabarti, Calcutta Univ., India

IEEE CAS Society Liaison:
Mircea Stan, University of Virginia, USA

# **Deadlines**

Regular Papers May 12, 2025

Proposals for Special Sessions, Tutorials and Industrial Talks

May 12, 2025

Notification of acceptance
June 26, 2025
Final camera-ready paper due
July 18, 2025

## "Generative AI SoC"

System-on-Chip (SoC) and System-in-Package (SiP) devices, comprising digital, analog, optical, RF, and Micro-Electro-Mechanical Systems (MEMS) are foundations of ubiquitous embedded high-performance computing (HPC). Such systems will provide solutions in communication, entertainment, medical and smart mobility technologies underpinning emerging "Digital Societies". Recent advances in systems, packaging and process technologies are enabling the computation of hundreds of teraflops per chip and chiplet system integration unleashing the massive rise of Al-based edge devices, various accelerators, new products and applications. This enormous demand for computing per silicon-based SoC and SiP integration creates new challenges with respect to storage, memory, security, reliability, power, on- and off-chip communication, packaging including reliable design and verification.

For more than 37 years the IEEE International System-on-Chip Conference (SOCC) has been a premier forum for sharing latest advancements in SoC architectures, systems, logic and circuit design, process technology, test, design tools, and application scenarios. We consequently continue this tradition with the 2025 conference in Dubai, UAE.

### Areas of Interest

Papers are invited which address new and previously unpublished results in all areas related to SoC and SiP integration, including but not limited to:

\* Devices and Platforms for Edge and accelerated Al/ML computing:

SoCs for Al — Evolvable, adaptable, and reconfigurable architectures — Architectures for intelligent

hardware systems — Cloud infrastructure solutions — On-chip learning and adaption — Neuromorphic chips — Low-power and low-area SoCs for smart IoT — Sensing, Imaging and Vision — In-memory computation — In-sensor processing

**\*** Emerging and Disruptive Technologies:

Data processing units (DPUs) — General purpose GPU (GPGPU) computing — Server-on-a-Chip — Cortical processors — Neuronal and neuromorphic computing — Beyond CMOS and sub-nm solutions —Quantum computing — Futuristic development and optimization tools.

**Design for Reliable Systems - Safety & Security Integration:** 

Hardware-assisted security — Embedded security architectures — Trusted computing architectures — Cyber resilient architectures — Embedded encryption — Quantum-safe cryptography — Homomorphic encryption — SoC solutions for real-time, high reliability and safety applications — Self-healing SoCs — Soft-error and variation-tolerant design

\* Heterogeneous and Many-Core SoC Architectures:

On-chip interconnect — Network on Chip (NoC) and multicore architectures — Memory architecture for multicore computing — Heterogeneous and reconfigurable computing — High-performance mobile SoCs — Embedded accelerators — Parallel programming and software models — Multi-die packaging and integration — Chiplets & Dielets

Circuits and Systems:

RF, analog, mixed-signal — Biomedical — Wireline & Wireless Communication — 5G Circuits and Devices, — Reconfigurable and programmable circuits — MEMS and Sensors — Photonics

\* Low Power Design:

"Green" circuits & systems — Low power methodologies — Power/energy/thermal aware architecture design — Multi-domain power/energy management — Energy harvesting

Design Methodologies and Development Flows:

Heterogeneous design flows — Agile and Feature-Driven HW Development — Al-based HW Development — HW-SW co-design, reconfiguration and debug — System level design methodology and tools — Design validation and verification — Design for Testability, test synthesis, embedded test

## Submission of Papers and Special Session Proposals

\* Regular Papers:

Limited to six double-column IEEE formatted pages. All submissions will receive double-blind peer review. Accepted papers presented at the conference will be included in the SOCC proceedings and be submitted for inclusion into IEEE Xplore® subject to meeting IEEE Xplore's quality requirements.

- **\*** Industrial Talks:
  - One up to two pages paper containing problem statement, importance, prior work, technical solution, and benefits, in double-column IEEE format, to be published in the SOCC proceedings.
- Special Session and Tutorial Proposals: Must include title, topic rationale, organizer's short bio, and a list of contributed papers. Submit

directly to specialsessions@ieee-socc.org or tutorials@ieee-socc.org.

For detailed formatting instructions, submission & publication guidelines, refer to www.ieee-socc.org







